Fault Tolerance Limits and Input Stimulus Selection using an Implemented FPGA-based Testing System

Vassios, Vasilios/ Pouros, Sotirios/ Papakostas, Dimitrios/ Παπακώστας, Δημήτριος/ Πούρος, Σωτήριος/ Βάσσιος, Βασίλειος


Full metadata record
DC FieldValueLanguage
dc.contributor.authorVassios, Vasiliosel
dc.contributor.authorPouros, Sotiriosel
dc.contributor.authorPapakostas, Dimitriosel
dc.contributor.otherΠαπακώστας, Δημήτριοςel
dc.contributor.otherΠούρος, Σωτήριοςel
dc.contributor.otherΒάσσιος, Βασίλειοςel
dc.date.accessioned2015-07-03T11:48:53Zel
dc.date.accessioned2018-02-28T16:16:44Z-
dc.date.available2015-07-03T11:48:53Zel
dc.date.available2018-02-28T16:16:44Z-
dc.date.issued2014-11el
dc.identifier10.4236/jcc.2014.213003el
dc.identifier.citationJournal: Journal of Computer and Communications, vol.2, no.13, 2014el
dc.identifier.citationPapakostas, D., Vassios, V. and Pouros, S. (2014). Fault Tolerance Limits and Input Stimulus Selection using an Implemented FPGA-based Testing System. Journal of Computer and Communications [online]. 2(13), pp.18-24. Διαθέσιμο σε: http://www.scirp.org/journal/PaperInformation.aspx?PaperID=51506 [Ανακτήθηκε 19 Ιουλίου 2015]el
dc.identifier.citationElectronics and Circuits Conference, Beijing, 2014el
dc.identifier.issn2327-5227el
dc.identifier.issn2327-5219el
dc.identifier.urihttp://195.251.240.227/jspui/handle/123456789/10049-
dc.descriptionΔημοσιεύσεις μελών--ΣΤΕΦ--Τμήμα Ηλεκτρονικών Μηχανικών,2014el
dc.description.abstractIn this paper, the selection of fault tolerance limits and input stimulus using an implemented adaptive FPGA-based testing system based on a method utilizing wavelet transformation of the current waveforms is presented. The testing scheme is innovative because it offers the ability of applying different input stimulus signals with respect to the requirements of the examined circuit. Moreover, the method used is simple, offers a single-point test measurement solution and may easily be adapted to test various other analog and mixed-signal systems. Experimental results are presented showing the advantages of the proposed testing scheme.el
dc.language.isoenel
dc.publisherSCIRPel
dc.relation.isbasedon2nd Electronics and Circuits Conferenceel
dc.rightsAttribution-NonCommercial-Share Alike 3.0 Greeceel
dc.rightsΑναφορά Δημιουργού-Μη Εμπορική Χρήση-Παρόμοια Διανομή 3.0 Ελλάδαel
dc.source.urihttp://www.scirp.org/journal/jcc/el
dc.subjectFault Detectionel
dc.subjectExternal Testing Systemel
dc.titleFault Tolerance Limits and Input Stimulus Selection using an Implemented FPGA-based Testing Systemel
dc.typeArticleel
heal.typeotherel
heal.type.enOtheren
heal.dateAvailable2018-02-28T16:17:44Z-
heal.languageelel
heal.accessfreeel
heal.recordProviderΤΕΙ Θεσσαλονίκηςel
heal.fullTextAvailabilityfalseel
heal.type.elΆλλοel
Appears in Collections:Δημοσιεύσεις σε Περιοδικά

Files in This Item:
There are no files associated with this item.



 Please use this identifier to cite or link to this item:
http://195.251.240.227/jspui/handle/123456789/10049
  This item is a favorite for 0 people.

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.